# UT54ACTS220 Clock and Wait-State Generation Circuit

## FEATURES

- 1.2µ radiation-hardened CMOS - Latchup immune
- High speed
- Low power consumption
- Single 5-volt supply
- Available QML Q or V processes
- Flexible package
  - 14-pin DIP
  - 14-lead flatpack

## DESCRIPTION

The UT54ACTS220 is designed to be a companion chip to UTMC's UT69151 SµMMIT family for the purpose of generating clock and wait-state signals. The device contains a divide by two circuit that accepts TTL input levels and drives CMOS output buffers. The chip accepts a 48MHz clock and generates a 24MHz clock. The 48MHz clock can have a duty cycle that varies by  $\pm$  20%. The UT54ACT220 generates a 24MHz clock with a $\pm$ 5% duty cycle variation. The wait-state circuit generates a single wait-state by delaying the falling edge of DTACK into the SµMMIT. The clock/timing device generates DTACK from the falling edge of input RCS which is synchronized by the falling edge of 24MHz. The SµMMIT drives inputs RCS and DMACK.

The devices are characterized over full military temperature range of -55°C to +125°C.

## LOGIC SYMBOL



#### Note:

1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## PINOUTS

14-Pin DIP Top View



#### 14-Lead Flatpack Top View



## PIN DESCRIPTION

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                    |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2          | CLKOUT   | Buffered version of CLKIN.                                                                                                                                                                                                                                     |
| 3          | CLKOUT   | Inverted version of CLKIN.                                                                                                                                                                                                                                     |
| 4          | CLKIN    | Clock Input. This signal can be any arbitrary signal that the user wishes to buffer.                                                                                                                                                                           |
| 6          | 48MHz    | 48MHz Clock. The 24MHz clock is created by dividing this signal by two.                                                                                                                                                                                        |
| 8          | DMACK    | DMA Ack <u>nowledg</u> e. This input is generated by the SµMMIT. When high, this signal will cause DTACK output to be forced high.                                                                                                                             |
| 9          | RCS      | RAM Chip Select. This input is generated by the SµMMIT.                                                                                                                                                                                                        |
| 10         | MRST     | Master Reset. This input can be used to preset 24MHz, $\overline{\text{DTACK}}$ and TEST. For normal operation tie MRST to V <sub>DD</sub> through a resistor.                                                                                                 |
| 11         | TEST     | Test output signal.                                                                                                                                                                                                                                            |
| 12         | DTACK    | Data Transfer Acknowledge. This signal can be used to drive the $\overline{\text{DTACK}}$ signal of the SµMMIT if the user requires one wait state during the memory transfer.                                                                                 |
| 13         | 24MHz    | 24MHz Clock. This output runs at half the frequency of the 48MHz input. The falling edge of $24 \frac{MHz}{i}$ s the signal that latches the DTACK outputs. 24MHz is forced high whenever MRST is low. Properly loaded, 24MHz will have a 50% duty cycle ± 5%. |

## FUNCTIONAL TIMING: Single SµMMIT Wait-State

For both read and write memory cycles,  $\overline{\text{DTACK}}$  is an input to the SµMMIT E and SµMMIT LXE/DXE. A non-wait <u>state memory</u> requires two clock cycles,  $T_1$  and  $T_2$  of figure 1. For accessing slower memory devices, the UT54ACTS220 holds DTACK to a logical "1". This results in the stretching of memory cycles by one clock to three clock cycles,  $T_W$  of figure 1. The SµMMIT E and SµMMIT LXE/DXE samples the DTACK on the rising edge of the 24 MHz clock. If DTACK is not generated before the rising edge of the clock, the SµMMIT E and SµMMIT LXE/DXE extends the memory cycle.





## UT54ACTS220

## LOGIC DIAGRAM



## **RADIATION HARDNESS SPECIFICATIONS**

| PARAMETER                    | LIMIT  | UNITS                   |
|------------------------------|--------|-------------------------|
| Total Dose                   | 1.0E6  | rad(Si)                 |
| SEU Threshold <sup>1</sup>   | 80     | MeV-cm <sup>2</sup> /mg |
| SEL Threshold                | >120   | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence <sup>2</sup> | 1.0E14 | n/cm <sup>2</sup>       |

Notes:

1. Device storage elements are immune to SEU affects.

2. Not tested, inherent of CMOS technology.

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                              | LIMIT                        | UNITS |
|------------------|----------------------------------------|------------------------------|-------|
| V <sub>DD</sub>  | Supply voltage                         | -0.3 to 7.0                  | V     |
| V <sub>I/O</sub> | Voltage any pin                        | -0.3 to V <sub>DD</sub> +0.3 | V     |
| T <sub>STG</sub> | Storage Temperature range              | -65 to +150                  | °C    |
| T <sub>J</sub>   | Maximum junction temperature           | +175                         | °C    |
| T <sub>LS</sub>  | Lead temperature (soldering 5 seconds) | +300                         | °C    |
| $\Theta_{JC}$    | Thermal resistance junction to case    | 20                           | °C/W  |
| II               | DC input current                       | ±10                          | mA    |
| P <sub>D</sub>   | Maximum power dissipation              | 1                            | W     |

Note:

1.Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER             | LIMIT                | UNITS |
|-----------------|-----------------------|----------------------|-------|
| V <sub>DD</sub> | Supply voltage        | 4.5 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| T <sub>C</sub>  | Temperature range     | -55 to + 125         | °C    |
| 48MHz           | Duty Cycle            | $50 \pm 20\%$        | MHz   |

## DC ELECTRICAL CHARACTERISTICS <sup>7</sup>

 $(V_{DD} = 5.0V \pm 10\%; V_{SS} = 0V^{6}, -55^{\circ}C \le T_{C} \le +125^{\circ}C)$ 

| SYMBOL             | PARAMETER                                                      | CONDITION                                                        | MIN  | MAX         | UNIT       |
|--------------------|----------------------------------------------------------------|------------------------------------------------------------------|------|-------------|------------|
| V <sub>IL</sub>    | Low-level input voltage <sup>1</sup><br>TTL                    |                                                                  |      | 0.8         | v          |
| V <sub>IH</sub>    | High-level input voltage <sup>1</sup><br>TTL                   |                                                                  | 2.25 |             | v          |
| I <sub>IN</sub>    | Input leakage current<br>TTL                                   | $V_{DD} = 5.5V$ $V_{IN} = V_{DD} \text{ or } V_{SS}$             | -1   | 1           | μΑ         |
| V <sub>OL1</sub>   | Low-level output voltage <sup>3</sup><br>Except CLKOUT/CLKOUT  | $I_{OL} = 8mA, V_{DD} = 4.5V$ $I_{OL} = 100\mu A$                |      | 0.4<br>0.25 | v          |
| V <sub>OH1</sub>   | High-level output voltage <sup>3</sup><br>Except CLKOUT/CLKOUT | $I_{OH} = -8mA, V_{DD} = 4.5V$                                   | 3.15 |             | v          |
| V <sub>OL2</sub>   | CLKOUT/CLKOUT Low-level output voltage <sup>3</sup>            | $I_{OL} = 100 \mu A$                                             |      | 0.25        | v          |
| V <sub>OH2</sub>   | CLKOUT/CLKOUT High-level output voltage <sup>3</sup>           | I <sub>OH</sub> = -100μA                                         | 4.25 |             | v          |
| I <sub>OS</sub>    | Short-circuit output current <sup>2</sup> , <sup>4</sup>       | $V_{O} = V_{DD}$ and $V_{SS}$<br>$V_{DD} = 5.5V$                 |      | +300        | mA         |
| I <sub>OL1</sub>   | Output current <sup>10</sup><br>(Sink), Except CLKOUT/CLKOUT   | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{OL} = 0.4 V$            | 8    |             | mA         |
| I <sub>OH1</sub>   | Output current <sup>10</sup><br>(Source), Except CLKOUT/CLKOUT | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{OH} = V_{DD} - 0.4V$    | -8   |             | mA         |
| I <sub>OL2</sub>   | CLKOUT/CLKOUT output current <sup>10</sup><br>(Sink)           | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$                 | 12   |             | mA         |
| I <sub>OH2</sub>   | CLKOUT/CLKOUT output current <sup>10</sup><br>(Source)         | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$ | -12  |             | mA         |
| I <sub>IH</sub>    | Input current high                                             | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{IN} = 5.5 V$         |      | +1.0        | μΑ         |
| I <sub>IL</sub>    | Input current low                                              | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{IN} = V_{SS}$           |      | -1.0        | μΑ         |
| P <sub>total</sub> | Power dissipation <sup>2, 8, 9</sup>                           | $C_L = 50 pF$                                                    |      | 1.0         | mW/<br>MHz |
| I <sub>DDQ</sub>   | Quiescent Supply Current                                       | $V_{DD} = 5.5V$ $V_{IN} = V_{DD or} V_{SS}$                      |      | 10          | μΑ         |

| $\Delta I_{DDQ}$ | Quiescent Supply Current Delta  | For input under test                                     | 1.6 | mA |
|------------------|---------------------------------|----------------------------------------------------------|-----|----|
|                  |                                 | $V_{IN} = V_{DD} - 2.1V$                                 |     |    |
|                  |                                 | For all other inputs                                     |     |    |
|                  |                                 | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = 5.5 V$ |     |    |
|                  |                                 | $V_{DD} = 5.5 V$                                         |     |    |
| C <sub>IN</sub>  | Input capacitance <sup>5</sup>  | f = 1MHz @ 0V                                            | 15  | pF |
| C <sub>OUT</sub> | Output capacitance <sup>5</sup> | <i>f</i> = 1MHz @ 0V                                     | 15  | pF |

Notes:

1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , - 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , - 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .

2. Supplied as a design limit but not guaranteed or tested.

3. Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF/MHz.

4. Not more than one output may be shorted at a time for maximum duration of one second.

5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum.

6. Maximum allowable relative shift equals 50mV.

7. All specifications valid for radiation dose  $\leq 1E6$  rads(Si).

8. Power does not include power contribution of any TTL output sink current.

9. Power dissipation specified per switching output.

10. This value is guaranteed based on characterization data, but not tested.

## UT54ACTS220

## AC ELECTRICAL DIAGRAM





AC ELECTRICAL CHARACTERISTICS <sup>2</sup> (V<sub>DD</sub> = 5.0V  $\pm 10\%$ ; V<sub>SS</sub> = 0V<sup>1</sup>, -55°C < T<sub>C</sub> < +125°C)

| SYMBOL             | PARAMETER                                                                                              | MINIMUM | MAXIMUM | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------------|---------|---------|------|
| t <sub>PHL</sub> 1 | $48$ MHz $\uparrow$ to $24$ MHz $\downarrow$                                                           | 0       | 15      | ns   |
| t <sub>PLH</sub> 1 | 48MHz ↑ to 24MHz ↑                                                                                     | 0       | 15      | ns   |
| t <sub>PHL</sub> 2 | 24MHz $\downarrow$ to $\overline{\text{DTACK}} \downarrow$                                             | 0       | 7       | ns   |
| t <sub>PLH</sub> 2 | 24MHz $\downarrow$ to DTACK $\uparrow$                                                                 | 0       | 6       | ns   |
| t <sub>PLH</sub> 3 | $\overline{\text{DMACK}}\uparrow$ to $\overline{\text{DTACK}}\uparrow$                                 | 3       | 16      | ns   |
| t <sub>PLH</sub> 4 | $\overline{\text{MRST}} \downarrow \text{to } 24\text{MHz} \uparrow, \overline{\text{DTACK}} \uparrow$ | 3       | 16      | ns   |
| t <sub>PHL</sub> 5 | CLKIN $\downarrow$ to CLKOUT $\downarrow$                                                              | 0       | 11      | ns   |
| t <sub>PLH</sub> 5 | CLKIN ↑ to CLKOUT ↑                                                                                    | 0       | 11      | ns   |
| t <sub>PHL</sub> 6 | CLKIN $\uparrow$ to CLKOUT $\downarrow$                                                                | 0       | 11      | ns   |
| t <sub>PLH</sub> 6 | $CLKIN \downarrow to \overline{CLKOUT} \uparrow$                                                       | 0       | 11      | ns   |
| $t_{SU}^{3}$       | $\overline{\text{DTACK}} \downarrow$ to 24MHz $\uparrow$ , setup time                                  | 12      |         | ns   |
| $t_{\rm H}^{3}$    | 24MHz $\uparrow$ to $\overline{\text{DTACK}}$ $\uparrow$ , hold time                                   | 20      |         | ns   |
| t <sub>SUR</sub>   | Setup time from $\overline{\text{RCS}} \downarrow$ to 24MHz $\downarrow$                               | 7       |         | ns   |
| t <sub>WM</sub>    | MRST pulse width low                                                                                   | 5       |         | ns   |
| t <sub>WC</sub>    | CLKIN pulse width                                                                                      | 12      |         | ns   |
| f <sub>MAX</sub>   | Maximum CLKIN frequency                                                                                |         | 40      | MHz  |

#### Notes:

Maximum allowable relative shift equals 50mV.
All specifications valid for radiation dose ≤ 1E6 rads(Si).
Guaranteed by design but not tested.